透過您的圖書館登入
IP:18.217.130.138
  • 學位論文

適用於2.56/3.2Gbps SERDES的雙模低抖動LC-VCO鎖相迴路

A Dual Mode Phase Locked Loops with low jitter LC-VCO for 2.56/3.2 Gbps SERDES

指導教授 : 吳仁銘

摘要


在當今的電路設計中,PLL “鎖相迴路”扮演一個關鍵的腳色,它可以從一個低速的週期時脈信號中得到一個輸出為高速的週期時脈信號。鎖相迴路有許多應用的層面,像是時脈與資料回復電路、延遲鎖相迴路、時脈合成與同步電路。在本篇論文,我們提出一個工作在雙模的鎖相迴路,這個電路工作於平衡直流電壓資料或是8位元以及10位元的錯誤偵測資料,在一個時域的正交分頻多工系統來降低峰值均值比。基於此架構,鎖相迴路的抖動的表現是越來越重要,像是在商業的系統架構需要較高速的資料傳輸。這一篇論文提出一個建立在鎖相迴路的完整流程圖。此架構建立了,相位雜訊在頻域的LC電壓控制震盪器,和抖動在時域的雙模鎖相迴路。此外,LC電壓控制震盪器被要求建立在非常低的相位雜訊以及能夠工作在雙模的速度下。因此,本電路採用許多創新的方式來降低抖動情況的發生,像是接地式共平面波導、射頻式互補式金氧半電晶體或是使用佈局設計的方式來有效的降低雜訊的影響。   這個鎖相迴路被設計以及製造在0.18微米台積電互補式金氧半電晶體混合訊號製程。此晶片的面積為長度1.2微米及寬度1.2微米。電壓控制震盪器操作的頻率在1280和1600百萬赫茲。功率消耗在34微瓦,提供的電壓是1.8伏特。系統工作的效能在峰對峰值的抖動是2.3 皮秒在1280百萬赫茲和2.5皮秒在1600百萬赫茲。

並列摘要


In many circuits, PLL “Phase Locked Loops” plays an important role in an output high speed clock to follow the slow input clock. Examples of application that uses PLL include clock and data recovery, delay locked loops, clock synthesis, and synchronization. In this thesis, we propose a dual mode PLL, which functions as sampling a DC-balanced or error detection 8B/10B data in the time domain of OFDM system to reduce PAPR. Based on the architecture, the jitter performance of PLL is getting more and more important, as communication system request higher data rate. The thesis proposes the complete flow chart which establishes the PLL block. It estimates LC-VCO phase noise in frequency domain and Dual Mode PLL jitters in time domain. Moreover, the proposed LC-VCO has very low phase noise and can be used to work at dual speed. The PLL have been designed and fabricated in a 0.18um TSMC CMOS Mixed Signal technology .The chip area is 1.2mm * 1.2mm. The VCO operation frequency is 1280MHz and 1600MHz. The power consumption is 34mW and supply voltage is 1.8V. The performance of peak to peak jitter is 2.3ps at 1.28GHz and 2.5ps at 1.6GHz.

並列關鍵字

PLL dual mode dc-balance jitter peak to peak jitter RFCMOS GCPW

參考文獻


[1] C. S. Chang, D. S. Lee and Y. S. Jou, “Load balanced Birkhoff-von Neumann switches, part I: one-stage buffering,” Computer Communications, Vol. 25, pp. 611-622, 2002
[2] C. S. Chang, D. S. Lee and C. M. Lien, “Load balanced Birkhoff-von Neumann switch, part II: Multi-stage buffering,” Computer Communications, Vol. 25, pp. 623-634, 2002.
[3] C. S. Chang, D. S. Lee and Y. J. Shih, “Mailbox switch: a scalable two-stage switch architecture for conflict resolution of ordered packets,” Infocom, 2003.
[9] Remco C. H. van de Beek, Cicero S. Vaucher, Domine M. W. Leenaerts, Eric A. M. Klumperink, and Bram Nauta, “A 2.5–10-GHz Clock Multiplier Unit With 0.22-psRMS Jitter in Standard 0.18-_m CMOS” IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 11, NOV. 2004.
[10] Ahmed Helmy and Mohammed Ismail, ” A Design Guide for Reducing Substrate     Noise Coupling in RF Applications,” IEEE CIRCUITS & DEVICES MAGAZINE, pp. 7-21, SEP./OCT. 2006

被引用紀錄


陳冠廷(2017)。在不同量測時間或撞擊點下探討不同穿線方式與磅數對羽球撞擊球拍線聲音基頻之影響〔碩士論文,長榮大學〕。華藝線上圖書館。https://www.airitilibrary.com/Article/Detail?DocID=U0015-2507201722315000

延伸閱讀