透過您的圖書館登入
IP:3.145.156.46
  • 學位論文

具數位頻帶選擇器和可適性相位頻率偵測器之快速鎖定鎖相迴路

A Fast-locking Phase-locked Loop with a Digital Band Selector and an Adaptive Phase Frequency Detector

指導教授 : 鄭國興
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


本論文實現了一個快速鎖定的鎖相迴路,在不使用電感的狀況下,使用四級雙端延 遲元件組成之震盪器能提供八個相位震盪頻率為5 GHz的輸出訊號。整體電路架構採用了多頻帶的電壓控制震盪器來降低KVCO,並利用頻帶選擇器決定出合適的頻帶。為了加速頻帶上的追鎖過程則使用了可適性相位頻率偵測器,使控制電壓能較為迅捷地改變,藉此快速消弭相位差,達到快速鎖定的效果。 本論文實現之具數位頻帶選擇器和可適性相位頻率偵測器之快速鎖定鎖相迴路使 用TSMC 90 nm(TN90GUTM) 1P9M 製程來實現,電路操作電壓為1 V。鎖相迴路的輸入參考時脈為50 MHz,輸出頻率鎖定在5 GHz,鎖定時輸出時脈抖動量為10.3 ps(pk-pk)。鎖定時間為1.6 us,功率消耗為10.1 mW,晶片面積為924.58 924.58 um2,核心電路部分面積則為236.23313.54 um2。

並列摘要


In this thesis, a fast locking PLL is proposed. Its oscillator is composed of 4-stage differential delay cells and can output 8 phase, 5 GHz clock signals without using inductors.The oscillator adopts multi-band architecture to lower the gain of the voltage controlled oscillator, KVCO, and the band selector picks out the adequate band to lock in. The adaptive phase frequency detector speed up the intra-band tracking so that the control voltage(VC)could vary agilely and the phase difference could be eliminated rapidly. This study was implemented by TSMC 90 nm(TN90GUTM) 1P9M process with 1 V supply voltage. A 50 MHz clock is used to be input reference clock of PLL, and the output frequency is 5 GHz. The period jitter of output frequency is 10.3 ps(pk-pk). The locking time of the proposed PLL is 1.6 us at 5 GHz and the power consumption of the PLL is 10.1 mW. The chip area is 924.58 924.58 um2 and the core area is 236.23 x 313.54 um2.

參考文獻


nonlinear phase frequency detector for fast-lock phase- k ” IEEE 8th
phase- k ” i Proc. IEEE Int. Midwest Symposuim on Circuits and System
[3] Chi-Sheng Lin, Ting-Hsu Chien, Chin-Long Wey, Chun-Ming Huang, and
range phase- k ” IEEE J. Solid-State Circuits, vol.44, no.11,
pp.3102 3109, Nov. 2009.

被引用紀錄


蔡佳銘(2015)。使用重複延遲量測技術具負載自適應之全數位時脈偏移校正電路〔碩士論文,國立中央大學〕。華藝線上圖書館。https://www.airitilibrary.com/Article/Detail?DocID=U0031-0412201512100916

延伸閱讀