透過您的圖書館登入
IP:3.137.172.68
  • 學位論文

一個十位元每秒兩億五千萬次取樣管線式類比數位轉換器

A 10-bit 250MS/s pipelined ADC

指導教授 : 陳信樹
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


近幾年無線通訊的發展,加速了生活數位化的進展,手機便是一個人手一機的產品,將來手機的趨勢為多功能,旣要可以上網,又要負責家庭安全的監控,也因此無線通訊協定WiMax大量的使用,WiMax需要高速的data rate(80MSPS以上),這樣的規格需要一個高解析度且高速的類比數位轉換器。 由於低功率為手提式的無線通訊設備很重要的考量,但往往管線式類比/數位轉換器高速但卻要耗大功率,低功率卻沒辦法達到高速,因此要在一定的功率底下達到高速轉換是我們要研究的目標。 線性度為10-bit 速度大於200MS/s的類比數位轉換器常使用管線式類比/數位轉換器。在此希望設計一個操作在1.2V,線性度為10且轉換速度在每秒兩億五千萬次取樣頻率的類比數位轉換器。因此架構採用時間交錯式的管線式類比數位轉換器。 在第一章中,將介紹管線式類比數位轉換器的架構,並討論由電路非線性對轉換器造成的錯誤。在第二章中,時間交錯式的類比數位轉換器及在各通道間不匹配造成的錯誤將被介紹。在第三章中,說明一個新提出提升類比數位轉換器轉換速度的架構,並介紹各個重要電路的設計及模擬結果。第四章是量測的設定及量測結果。在第五章,我們將對這個電路做個總結。

並列摘要


In recent years, the improvement in wireless communication equipments speeds up the progress of digital life. Cell phone is an obvious example: everyone has a cell phone. The function of the cell phone tends to be versatile; it is not only used in internet but also used in taking care of home security. Thus, the WiMax protocol in wireless communication is always used. The Wimax needs high speed data rate and a high speed and high resolution ADC is required in the protocol. Due to the portable equipments, low power is an important issue. But it conflicts between high speed and low power. Thus, it is an interesting topic to research in high speed and low power ADC. Pipelined ADC is always used in ADC with resolution larger than 10 bits and speed higher than 200MS/s. We wish to design a 1.2V 10-bit 250MS/s ADC, thus, a time-interleaved pipelined ADC architecture is chosen. Chapter 1 reviews the pipelined ADC architecture and introduces the errors in pipelined ADC. Chapter 2 discusses the time-interleaved ADC and the mismatch effects in time-interleaved ADC. A proposed architecture to increase conversion speed is given in Chapter 3 and the building blocks are also explained. Chapter 4 presents the test setup and measurement result. Final is a conclusion.

並列關鍵字

pipelined ADC

參考文獻


[9] Kurosawa. N, Kobayashi. H, Maruyama. K, Sugawara. H, Kobayashi. K, “ Explicit analysis of channel mismatch effects in time-interleaved ADC systems” Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on Volume 48, Issue 3, March 2001 Page(s):261 - 271
[1] T. Cho and P. R. Gray, “A 10 b 20 Msamples/s, 35 mW pipeline A/D converter,” IEEE J. Solid-State Circuits, vol. 30, pp. 166–172, Mar. 1995
[2] F. Maloberti, F. Francesconi, P. Malcovati, and O. J. A. P. Nys, “Design considerations on low-voltage low-power data converters,” IEEE Trans. Circuits Syst. I, vol. 42, pp. 853–863, Nov. 1995.
[3] Yuh-Min Lin, Beomsup Kim and Paul R. Gray,” A 13-b 2.5-MHz Self-calibrated Pipelined A/D Converter in 3-μm CMOS ,” IEEE J. Solid‐State Circuits, vol. 26, no. 4, pp. 628-636, Apr. 1991
[4] B.-S. Song et al., “A 12b 1 MHz capacitor error averaging pipelined A/D converter,” in ISSCC Dig. Tech. fapen, 1988, pp.226-227

延伸閱讀