透過您的圖書館登入
IP:3.235.46.191
  • 學位論文

先進鰭式電晶體之臨界電壓調變與氧空缺鈍化研究

Threshold Voltage Tuning and Oxygen Vacancy Passivation for Advanced FinFET

指導教授 : 張廖貴術 王天戈
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


鰭式電晶體相對於傳統單閘極平面電晶體有更好的閘極控制能力,可使驅動電流增加、漏電流減小。但隨著通道長度的微縮使得以通道摻雜濃度調變臨界電壓的方式面臨瓶頸;氧化層厚度的微縮讓氧空缺使平帶電壓下降的問題浮上檯面。在本論文中,分成三部分來探討金屬與高介電層製程對元件電特性的影響,分別為氮氣電漿處理、ALD沉積時間調變以及ALD沉積溫度調變處理。 第一部分,在鰭式場效電晶體的金屬閘極後進行不同秒數的電漿氮化處理,改變金屬閘極的功函數,進而改變電晶體的臨界電壓。在多數文獻中有提及,金屬層中氮含量比例愈高, P型電晶體能得到的臨界電壓就愈小。然而實驗結果與預期相反,原因推測為沉積出的金屬層內氮含量比例已達飽和,再增加氮含量會使得功函數些微下降。氮氣電漿處理使P型電晶體操作電流上升約5-6%,N型電晶體操作電流些微下降,與等效氧化層厚度變化所得結果相符合。我們提出兩種可能機制來解釋此現象,為氮氣擴散至高介電層內以及介面層增厚。 第二部分,使用兩種ALD水氣通氣時間來研究氧空缺效應,較長水氣通氣時間使高介電層內氧原子含量增高,晶相轉變為單斜晶相,相對的氧空缺含量更少。實驗結果可從N型鰭式電晶體臨界電壓上升、P型鰭式電晶體臨界電壓下降的結果獲得證實。雖然等效氧化層厚度因較長ALD水氣時間而上升,但次臨界擺幅、介面陷阱密度與漏電流下降,電晶體可靠度也因而提升。 第三部分,使用兩種ALD沉積溫度來研究氧空缺效應,在較高溫ALD沉積溫度下,高介電層之晶相會轉變為較穩定單斜晶相,因氧空缺的鈍化,在較高溫ALD沉積溫度下可得到較小的臨界電壓標準差。在不影響操作電流的情況下,等效氧化層厚度因高介電層內較高氧含量而些微上升,次臨界擺幅、介面陷阱密度與漏電流減小,電晶體可靠度提升。

並列摘要


FinFET devices have higher on current and lower leakage current due to better gate control ability compared to the conventional single gate planar FETs. With the scaling of gate length, threshold voltage tuning by channel doping will be an issue. With the scaling of EOT, flat band voltage roll-off caused by oxygen vacancy needs to be solved. There are three parts in this thesis to dicuss the impacts of high-k/metal gate process on device characteristics, which are plasma nitridation, ALD pulse time and ALD growth temperature modulation. In the first part, different time of plasma assisted nitridation is implemented on metal gate to adjust work function and achieve multi-Vt FinFET. It has been reported that threshold voltage in PFinFET decreases with a higher nitrogen concentration in metal gate. However, results in this work are contrary to expectation. It supposes that nitrogen concentration of metal gate is already saturated, and effective work function may be decreased with further nitridation treatment. The on current is increased over 5-6% for PFinFET and slightly decreased for NFinFET, which are consistent with the results of EOT. Two possible mechanisms are proposed to explain electrical characteristics of FINFET, which are nitrogen diffusion into high-k layer and interfacial layer regrowth. In the second part, two different H2O pulse time in ALD are implemented to study the oxygen vacancy effect. The crystallization of high-k is transferred into monoclinic phase with higher oxygen content by a longer H2O pulse time. Less oxygen vacancy can be also obtained, which is verified by the increased and decreased threshold voltage for NFinFET and PFinFET, respectively. Sub-threshold swing, Dit, and leakage current are decreased, and good reliability is obtained by longer H2O pulse time in ALD although EOT is slightly increased. In the third part, two different deposition temperatures in ALD are implemented to study the oxygen vacancy effect. The crystallization phase of high-k is transferred to more stable monoclinic by a higher deposition temperature in ALD. Smaller standard deviation of threshold voltage can be achieved by a higher deposition temperature in ALD because of the reduced oxygen vacancy. EOT is slightly increased due to the higher oxygen content in high-k, and it doesn’t decrease the on current. Sub-threshold swing, Dit, and leakage current are decreased, and good reliability is obtained as well.

並列關鍵字

FinFET Oxygen vacancy Threshold voltage High-k Work function

參考文獻


[2] J. H. Stathis, et al., “Reliability Projection for Ultra-Thin Oxides at Low Voltage”, Electron Devices Meeting (IEDM), 1998 IEEE International,, Vol. 71, p. 167, 1998
[3] E. P. Raynes, et al., “Method for the measurement of the K22 nematic elastic constant”, App. Phys. Lett., Vol. 82, pp. 13-15, 2003
[4] Zhihao Yu, et al., “Effect of Fin shape on sub-10nm FinFETs”,J comput electron, 2015
[5] Brad D. Gaynor and Soha Hassoun, “Fin Shape Impact on FinFET Leakage with Application to Multithreshold and Ultralow-Leakage FinFET Design”, IEEE Transactions on Electron Devices, Vol. 61, pp. 2738-2744, 2014
[6] L-A. Ragnarsson, et al., “Highly Scalable Bulk FinFET Devices with Multi-VT Options by Conductive Metal Gate Stack Tuning for the 10-nm Node and Beyond”, IEEE VLSI Technology, pp. 1-2, 2014

延伸閱讀