近年來在IC設計時,功率成為一個很重要的考量,愈來愈多低功率的設計技術不斷的被發展出來。在數位電路的系統裡,藉由適當的電壓調變,可以有效的達成低功率消耗的目的,主要是因為提供了較低的操作電壓。這篇論文著重於在電壓調變下的數位電路操作,更進一步探討將操作電壓降低至電晶體的次臨界區中所產生的現象。我們所遭遇到的一些問題不僅僅是低功率設計所會面對到的,由於操作電壓不斷下降至愈來愈接近臨界電壓,這些現象也可能在先進的製程裡看到。 當提供不同的操作電壓時,電路的特性會產生很大的變化,在一般操作電壓的設計準則無法保證在低電壓時依然可以使電路得到最佳化的效果。我們會提供一個方法來解決P型半導體和N型半導體在電壓調降時所產生的不匹配效應,使得電路比較不受電壓調變所影響,這個方法可以被拿來用在動態電壓頻率調變系統中;此外我們也對一些常用的數位電路元件作一些檢測,確保他們在低電壓時能正確地運作,像是序向電路、傳輸閘邏輯、其它的邏輯組合電路等;我們也對於在低電壓時的電路架構設計做了一些討論,主要是確保他們能保持在最佳化的設計。
In recent years, power has become one of the most important issues for chip designs. A lot of low-power design techniques have been developed. In digital circuits, adaptive voltage scaling is an effective approach to achieve low power design due to its lower supply voltage. This thesis focuses on the digital circuit operation while the power supply voltage is scaled down even to the sub-threshold region of the MOS transistor. The issues we encountered may happen not only in low power design but also become common issues while the supply voltage scaling down to close the threshold voltage in advanced technologies. With different (lower) supply voltage, the characteristic of circuit would be changed significantly. The design guidelines in nominal supply voltage cannot guarantee optimumality in low supply voltage. We are going to fix the performance degradation due to threshold voltage mismatch of PMOS and NMOS when voltage is scaled down. Develop a feasible solution to design a voltage insensitive digital circuit. It can be used in DVFS (Dynamic Voltage Frequency Scaling) system. Then we check the functionality of common used cell in digital circuits such as sequential cells, transmission gates, and other logic cells. Moreover, we’ll take a look at the circuit architecture to ensure the circuit not to deviate the optimal point too far.