透過您的圖書館登入
IP:54.144.95.36
  • 學位論文

超大型積體電路與系統中傳輸線的時域模型分析

Time-domain Model Analysis of Transmission Line in Very Large Scale Integrated Circuits and Systems

指導教授 : 朱大舜
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


隨著超大型積體電路的演進,製程技術逐漸縮至28奈米甚至20奈米,後段製程的金屬連接線的尺寸也因此跟著縮小,這樣的趨勢正是為了滿足摩爾定律,使半導體產業能夠持續的發展下去。後段製程的金屬連接線的尺寸與距離也隨之縮小,會使得電路中的寄生效應就更加的不可忽視。寄生效應會影響電路的訊號完整度,在訊號的傳遞當中金屬連接線所產生的寄生電阻、寄生電容與寄生電感會對整體電路有不良的影響。當工作頻率不斷的提高,如何去精確的估計與模擬後段金屬連接線的寄生效應是很重要的議題。 在這篇論文,首先使用電磁模擬軟體SONNET,根據不同層的訊號線和參考平面的測試結構,抽取其散射參數。然後在使用方程式將散射參數(S-Parameters)轉成寄生電阻(R)、寄生電感(L)、寄生電容(C)與寄生電導(G)。同時將RLCG這四種參數,可以建立不同的傳輸線的時域模型,如RC、RLC及RLCG。最後利用HSPICE將時域模型轉換成散射參數作為驗證。 最後實作一個圖形化介面的軟體,提供兩種模式方便使用者使用,減少設計電路的時間。在第一模式中,使用者輸入頻率、寬度、長度與測試結構產生RLCG的值與特性阻抗(Z0)。在第二模式中,程式讀取各頻率對散射參數的資料,產生時域參數的資料庫與RLCG對應頻率的關係圖。

並列摘要


As the evolution of VLSI circuits, manufacturing technology is gradually reduced to 28nm or even 20nm and Back End Of Line (BEOL) metal interconnect wire size is also shrunk to follow Moore’s Law to help the semiconductor industry developing. Shrinking size of BEOL metal Interconnect wire makes the circuit parasitic effect become more significant. Parasitic effects, including resistance, capacitance, and inductance degrade the signal integrity of circuits. Therefore, while the operating frequency keeps increasing to new levels, it is critical to know how to accurate estimate and simulate parasitic effects of BEOL metal interconnect wire. In this thesis, firstly, we use electromagnetic field solver software, SONNET, to extract the scatter parameters by different layers of the signal line and the reference plane of the test structures. Then, the methodology adopted in this research is using formula to transform scatter parameters into RLCG, which is four parameters: resistance (R), Inductance (L), capacitance (C) and conductance (G). Meanwhile, various combinations of the four parameters: RLCG can also establish different time-domain models of transmission line, such as RC, RLC and RLCG. Also, we use HSPICE to transform time-domain model into scatter parameters, which can be applied to verify scatter parameter and time-domain model. Finally, we implement a graphical interface software which offers two modes to help users to save time for circuit design. One of the modes is that users input operating frequency, width, length and test structure of wire, and then RLCG values and characteristic impedance (Z0) will be generated. Another mode is program reading data from frequency with scatter parameters, and libraries and graph and the values of RLCG with frequency will be generated.

參考文獻


[5] David M. Pozar, "MICROWAVE ENGINEEGING Third Edition," WILEY, pp. 174-182, 2005.
[10] David M. Pozar, “MICROWAVE ENGINEEGING Third Edition,” WILEY, pp. 57-64, 2005.
[7] Keh-Jeng Chang, Tsun-Ming Wu and Ming-Jin Huang, "Three-dimensional electromagnetic modeling of system-in-package and system-on-glass transmission-line parameters for DFM," 2008.
[9] Meng-Hung Shen, Chieh-Hung Cheng and Po-Chiun Huang, “HSPICE Introduction,” NTHU LaRC, 2010.
[1] Intel Corporation, "Moore's Low Inspires Intel Innovation".

被引用紀錄


許煌漩(2014)。客制化之PCB印刷電路板量測平台研製〔碩士論文,淡江大學〕。華藝線上圖書館。https://doi.org/10.6846%2fTKU.2014.00610

延伸閱讀