透過您的圖書館登入
IP:3.145.178.240

並列摘要


As the number of applications for embedded and real-time systems has grown, running systems at a lower power dissipation level has become an important issue, especially for the battery-based systems. Past studies have shown that the cache is responsible for a large part of the power dissipation in a system chip. Thus, reducing the power dissipation in the cache has become an important research topic. In this paper, we present a cache architecture, the CoC, that reduces cache energy dissipation in embedded systems. The CoC can reduce the access frequency at wordlines and bitlines, which are the main power consuming components, in both tag and data arrays. In addition, we use a hierarchical address comparison (HAC) scheme to optimize energy reduction and the comparison time. Experimental results show that the CoC is practical in reducing energy dissipation in the Li cache, and that the HAC scheme can effectively minimize the comparison penalty in the CoC.

被引用紀錄


Ho, Y. H. (2016). 針對奈米級製程之維持時間錯誤的穩定性測試向量產生器 [master's thesis, National Taiwan University]. Airiti Library. https://doi.org/10.6342/NTU201601602
Tsai, W. L. (2009). 快速診斷組合邏輯與掃描鏈橋接錯誤之結構化簡技巧 [master's thesis, National Taiwan University]. Airiti Library. https://doi.org/10.6342/NTU.2009.00496
Liu, W. C. (2008). 組合邏輯與掃描鏈的短路型錯誤診斷 [master's thesis, National Taiwan University]. Airiti Library. https://doi.org/10.6342/NTU.2008.01630

延伸閱讀