透過您的圖書館登入
IP:18.119.117.176
  • 學位論文

具有電源雜訊抑制效果之新式低成本光子晶體電源層實作結構

A Novel Low Cost Realization of Photonic Crystal Power/Ground Layer in PCB for Noise Suppression

指導教授 : 吳宗霖
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


為了抑制高速數位電路中的同步切換雜訊,一種可應用於印刷電路板和封裝中的光子晶體電源層的結構在先前被提出。而由於目前發展出的高介電材質本身特性,此種光子晶體電源層的結構難以實際製作於印刷電路板和封裝中。有鑑於此,本論文提出兩種結構來克服在實現光子晶體電源層時所遇到的困難。利用高介電連通柱束光子晶體結構可得到許多不同等效介電常數的等效高介電材質,利用這些等效材質在設計截止頻帶時能作更多變化,更有彈性。利用貫孔式光子晶體電源層的結構可實際在四層印刷電路板中製作光子晶體電源層的結構,而貫孔式光子晶體電源層與先前的光子晶體電源層,兩者之第一截止頻帶頻段相近。而貫孔式光子晶體電源層也實際製作於四層板FR4的印刷電路板,其模擬與量測結果相當吻合。而對於射頻電路雜訊抑制的效果,也將在此作驗證。

並列摘要


This thesis focuses on the suppression of simultaneous switching noise (SSN) in high-speed circuits. A photonic crystal power/ground layer (PCPL) was proposed previously to eliminate the SSN in the PDN of the PCB or package. Since the PCPL structure is hard to be fabricated in PCB and package due to the property of presently developed High-DK material, two structures are proposed in this thesis to overcome the difficulty. The high-DK via bundle PCPL structure is proposed to provide several equivalent High-DK materials with different effective DK to design the bandgap more flexibly. The through hole PCPL (TH-PCPL) structure is proposed to be a low cost realization of the PCPL structure in four layer PCB. The first stopband of TH-PCPL is almost the same as the first stopband of previous PCPL. TH-PCPL is fabricated on four layer FR4 PCB and good agreement is shown between the measurement and simulation results. Demonstration of noise isolation on RF circuits is shown in the last section.

參考文獻


[1] International Technology Roadmap for Semiconductors. (http://www.itrs.net/)
[2] R. Senthinathan and J. L. Prince, “Simultaneous switching ground noise calculation for packaged CMOS devices,” IEEE J. Solid-State Circuits, vol. 26, pp. 1724-1728, Nov. 1991.
[3] S. V. den Berghe, F. Olyslager, D. de Zutter, J. d. Moerloose, and W. Temmerman, “Study of the ground bounce caused by power plane resonances,” IEEE Trans. Electromag. Compat., vol. 40, pp. 111-119, May 1998.
[4] T. L. Wu, S. T. Chen, J. N. Huang, and Y. H. Lin, “Numerical and experimental investigation of radiation caused by the switching noise on the partitioned DC reference planes of high speed digital PCB,” IEEE Trans. Electromagn. Compat., vol. 46, pp. 33-45, Feb. 2004.
[5] T. Sudo, H. Sasaki, N. Masuda, and J. L. Drewniak, “Electromagnetic interference (EMI) of system-on-package (SOP),” IEEE Trans. Adv. Packag., vol. 27, pp. 304-314, May. 2004.

延伸閱讀