透過您的圖書館登入
IP:3.22.51.241
  • 學位論文

一個使用前景式校正14位元每秒1億次取樣之電流導向式數位類比轉換器

A 14-bits 100-MS/s Current-Steering D/A Converter with Foreground Calibration

指導教授 : 洪浩喬

摘要


近年來,類比數位轉換器與數位類比轉換器在高效能系統中越來越重要,電路速度及解析度的要求也日漸增加。因此,如何在高速數位類比轉換器的設計上去減少電路中靜態與動態非線性效應對電路的影響,使INL、DNL和SFDR等參數誤差值降低,增加解析度便成了一個非常重要的議題。本論文提出一個具備前景校正功能之14位元每秒1億次取樣的數位類比轉換器的設計。在高速的應用中,使用電流導向式(Current Steering)數位類比轉換器是一個很好的實現方式,但是製程因素的影響導致高解析度的數位類比轉換器最多只能達到12位元,因此我們提出一個前景式的校正方式,將受製程影響所產生的電流源間的mismatch找出來並以數位方式表示,並在最終輸出時做數位校正處理,有效的提升此數位類比轉換器的靜態參數(INL、DNL)與動態參數(SFDR)表現。

並列摘要


Nowadays, the high speed and high resolution data converters (D/A, A/D) play important roles in high performance systems, and we expect higher linearity to achieve high performance. In practice, the nonlinearities always dominate the circuit properties which caused by fabrication, temperature, environments … etc. In general purpose, the current-steering digital to analog converter (DAC) is very popular in high speed applications, but the fabrication variation issues would limit the resolution of the DAC no more than 12 bits. To address this issue, we proposed a foreground calibration method to realize a 14 bit 100MS/s digital to analog converter (DAC).

並列關鍵字

DAC Current-steering Calibration

參考文獻


[3]H.-C. Hong and G.-M. Lee, “A 65fJ/Conversion-Step 0.9-V 200-kS/s Rail-to-Rail 8-bit Successive Approximation ADC,” Proc. IEEE J. Solid-State Circuits, vol. 42, no. 10, pp. 2161-2168, Oct. 2007.
[4]P. Ju, K. Suyama, P. Jr. Ferguson, W. Lee, “A highly linear switched capacitor DAC for multi-bit sigma-delta D/A applications,” Proc. IEEE International Symposium on Circuits and Systems, vol. 1, pp.9–12, May 1995.
[5]R. K. Hester, K.-S. Tan, M. de Wit, J.W. Fattaruso, S. Kiriaki, J. R. Hellums, “Fully differential ADC with rail-to-rail common-mode range and nonlinear capacitor compensation,” Proc. IEEE J. Solid-State Circuits, vol.35, no. 1, pp. 173-183., Feb. 1990
[6]J. Bastos, A. M. Marques, M. S. J. Steyaert, and W. Sansen, ”A 12-bit intrinsic accuracy high-speed CMOS DAC,” Proc. IEEE J. Solid-State Circuits, vol. 33, no. 12, pp. 1959–1969, Dec.1998.
[7]J. Deveugele, and M. S. J. Steyaert, “A 10-bit 250-MS/s Binary-Weighted Current-Steering DAC,” Proc. IEEE J. Solid-State Circuits, vol. 41, no. 2, pp. 320-329, Feb. 2006.

延伸閱讀