透過您的圖書館登入
IP:3.138.124.40
  • 學位論文

數位電路傳輸品質之統計評量

Statistical Evaluation of Transmission Quality for Digital Logic Circuits

指導教授 : 陳竹一
若您是本文的作者,可授權文章由華藝線上圖書館中協助推廣。

摘要


隨著數位電路工作頻率的提升,信號受到時序抖動以及時脈偏移的影響也越來越劇烈。本篇論文將以正反器串做為模型,並且利用統計分析的方法,來分析數位電路傳輸時受到時序抖動以及時脈偏移影響時的傳輸品質。應用分析的結果找到最佳的時序設定,供設計者參考以提昇電路工作的可靠性。

關鍵字

數位電路 傳輸品質

並列摘要


As the frequency of digital logic circuit rises up, the influence of jitter and skew on the signal is getting more serious. In this thesis we build a model based on a D flip-flop chain and use a statistical method to evaluate the transmission quality of digital logic circuit affected by jitter and skew. The best timing setting can be determined and provided to designers to improve the circuit reliability via this evaluation.

參考文獻


[1] Harold Larson, “Introduction to Probability”, Addison-Wesley, 1995
[4] Kyung Ki Kim, Jing Huang, Yong-Bin Kim, Fabrizio Lombardi, “On the Modeling and Analysis of Jitter in ATE Using Matlab”, IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2005, pp. 285-293
[5] Jie Sun, Mike Li, Jan Wilstrup, “A Demonstration of Deterministic Jitter (DJ) Deconvolution”, IEEE Instrumentation and Measurement Technology Conference, 2002, vol. 1, pp. 293-298
[8] Emre Salman, Ali Dasdan, Feroze Taraporevala, Kayhan Kucukcakar, Eby Friedman, “Pessimism Reduction In Static Timing Analysis Using Interdependent Setup and Hold Times”, International Symposium on Quality Electronic Design, 2006
[10] Mike Li, Jan Wilstrup, “On the Accuracy of Jitter Separation from Bit Error Rate Function”, International Test Conference, 2002, pp. 710-716

被引用紀錄


吳育星(2010)。在矽前完整傳輸評估流程中利用擺幅控制法達成訊號品質最佳化〔碩士論文,國立中央大學〕。華藝線上圖書館。https://www.airitilibrary.com/Article/Detail?DocID=U0031-1903201314405974
林瑋玲(2016)。可操作於 1GHz至3GHz之全數位、抗變異、低功耗、高解析度時脈抖動量測電路〔碩士論文,國立中正大學〕。華藝線上圖書館。https://www.airitilibrary.com/Article/Detail?DocID=U0033-2110201614064855

延伸閱讀